CXSD62118单相恒定时间同步的PWM控制器驱动N通道mosfet低压芯片组RAM电源

发布时间:2020-04-24 19:37:31 浏览次数:306 作者:oumao18 来源:嘉泰姆
摘要:CXSD62118在功率因数调制(PFM)或脉冲宽度调制(PWM)模式下都能提供良好的瞬态响应和准确的直流电压输出。在脉冲频率模式(PFM)下,CXSD62118在轻到重负载负载下都能提供非常高的效率- 调制开关频率
CXSD62118单相恒定时间同步的PWM控制器驱动N通道mosfet低压芯片组RAM电源

目录saa嘉泰姆

1.产品概述                       2.产品特点saa嘉泰姆
3.应用范围                       4.下载产品资料PDF文档 saa嘉泰姆
5.产品封装图                     6.电路原理图                   saa嘉泰姆
7.功能概述                        8.相关产品saa嘉泰姆

一,产品概述(General Description)   saa嘉泰姆


  The CXSD62118 is a single-phase, constant-on-time,synchronous PWM controller, which drives N-channel MOSFETs. The CXSD62118 steps down high voltage to generate low-voltage chipset or RAM supplies in notebook computers.saa嘉泰姆
  The CXSD62118 provides excellent transient response and accurate DC voltage output in either PFM or PWM Mode.In Pulse Frequency Mode (PFM), the CXSD62118 provides very high efficiency over light to heavy loads with loading-saa嘉泰姆
modulated switching frequencies. In PWM Mode, the converter works nearly at constant frequency for low-noise requirements.saa嘉泰姆
  The CXSD62118 is equipped with accurate positive current-limit, output under-voltage, and output over-voltage protections, perfect for NB applications. The Power-On-Reset function monitors the voltage on VCC to prevent wrong operation during power-on. The CXSD62118 has a 1ms digital soft-start and built-in an integrated output discharge method for soft-stop. An internal integratedsaa嘉泰姆
soft-start ramps up the output voltage with programmable slew rate to reduce the start-up current. A soft-stop function actively discharges the output capacitors with controlled reverse inductor current.saa嘉泰姆
  The CXSD62118 is available in 10pin TDFN 3x3 package.saa嘉泰姆
二.产品特点(Features)saa嘉泰姆


Adjustable Output Voltage from +0.7V to +5.5Vsaa嘉泰姆
- 0.7V Reference Voltagesaa嘉泰姆
- ±1% Accuracy Over-Temperaturesaa嘉泰姆
Operates from an Input Battery Voltage Range ofsaa嘉泰姆
+1.8V to +28Vsaa嘉泰姆
Power-On-Reset Monitoring on VCC Pinsaa嘉泰姆
Excellent Line and Load Transient Responsessaa嘉泰姆
PFM Mode for Increased Light Load Efficiencysaa嘉泰姆
Selectable PWM Frequency from 4 Preset Valuessaa嘉泰姆
Integrated MOSFET Driverssaa嘉泰姆
Integrated Bootstrap Forward P-CH MOSFETsaa嘉泰姆
Adjustable Integrated Soft-Start and Soft-Stopsaa嘉泰姆
Selectable Forced PWM or Automatic PFM/PWM Modesaa嘉泰姆
Power Good Monitoringsaa嘉泰姆
70% Under-Voltage Protectionsaa嘉泰姆
125% Over-Voltage Protectionsaa嘉泰姆
Adjustable Current-Limit Protectionsaa嘉泰姆
- Using Sense Low-Side MOSFET’s RDS(ON)saa嘉泰姆
Over-Temperature Protectionsaa嘉泰姆
TDFN-10 3x3 Packagesaa嘉泰姆
Lead Free and Green Devices Availablesaa嘉泰姆
三,应用范围 (Applications)saa嘉泰姆


Notebooksaa嘉泰姆
Table PCsaa嘉泰姆
Hand-Held Portablesaa嘉泰姆
AIO PCsaa嘉泰姆
四.下载产品资料PDF文档 saa嘉泰姆


需要详细的PDF规格书请扫一扫微信联系我们,还可以获得免费样品以及技术支持saa嘉泰姆

 QQ截图20160419174301.jpgsaa嘉泰姆

五,产品封装图 (Package)saa嘉泰姆


blob.pngsaa嘉泰姆

六.电路原理图saa嘉泰姆


blob.pngsaa嘉泰姆

七,功能概述saa嘉泰姆


Input Capacitor Selection (Cont.)saa嘉泰姆
higher than the maximum input voltage. The maximum RMS current rating requirement is approximatelysaa嘉泰姆

 IOUT/2,where IOUT is the load current. During power-up, the input capacitors have to handle great saa嘉泰姆

amount of surge current.For low-duty notebook appliactions, ceramic capacitor is recommended. Thesaa嘉泰姆

 capacitors must be connected be-tween the drain of high-side MOSFET and the source of low-side saa嘉泰姆

MOSFET with very low-impeadance PCB layoutsaa嘉泰姆
MOSFET Selectionsaa嘉泰姆
The application for a notebook battery with a maximum voltage of 24V, at least a minimum 30V MOSFETssaa嘉泰姆

 should be used. The design has to trade off the gate charge with the RDS(ON) of the MOSFET:saa嘉泰姆
For the low-side MOSFET, before it is turned on, the body diode has been conducting. The low-side MOSFETsaa嘉泰姆

 driver will not charge the miller capacitor of this MOSFET.In the turning off process of the low-side MOSFET,saa嘉泰姆

 the load current will shift to the body diode first. The high dv/dt of the phase node voltage will charge the saa嘉泰姆

miller capaci-tor through the low-side MOSFET driver sinking current path. This results in much less switchingsaa嘉泰姆

 loss of the low-side MOSFETs. The duty cycle is often very small in high battery voltage applications, and the saa嘉泰姆

low-side MOSFET will conduct most of the switching cycle; therefore, when using smaller RDS(ON) of the low-side MOSFET, the con-verter can reduce power loss. The gate charge for this MOSFET is usually the saa嘉泰姆

secondary consideration. The high-side MOSFET does not have this zero voltage switch- ing condition;saa嘉泰姆

 in addition, because  it conducts for less time compared to the low-side MOSFET, the switching saa嘉泰姆

loss tends to be dominant. Priority  should be given to the MOSFETs with less gate charge, so saa嘉泰姆

that both the gate driver loss and switching loss  will be minimized.saa嘉泰姆

The selection of the N-channel power MOSFETs are determined by the R DS(ON), reversingsaa嘉泰姆

 transfer capaci-tance (CRSS) and maximum output current requirement. The losses in the saa嘉泰姆

MOSFETs have two components:conduction loss and transition loss. For the high-side and saa嘉泰姆

low-side MOSFETs, the losses are approximately given by the following equations:saa嘉泰姆

Phigh-side = IOUT (1+ TC)(RDS(ON))D + (0.5)( IOUT)(VIN)( tSW)FSWsaa嘉泰姆
Plow-side = IOUT (1+ TC)(RDS(ON))(1-D)saa嘉泰姆
Where I is the load current OUTsaa嘉泰姆
TC is the temperature dependency of RDS(ON)saa嘉泰姆
FSW is the switching frequencysaa嘉泰姆
tSW is the switching intervalsaa嘉泰姆
D is the duty cyclesaa嘉泰姆
Note that both MOSFETs have conduction losses while the high-side MOSFET includes an additional saa嘉泰姆

transition loss.The switching interval, tSW, is the function of the reverse transfer capacitance CRSS. saa嘉泰姆

The (1+TC) term is a factor in the temperature dependency of the RDS(ON) and can be extracted saa嘉泰姆

from the “RDS(ON) vs. Temperature” curve of the power MOSFET.saa嘉泰姆
Layout Considerationsaa嘉泰姆
In any high switching frequency converter, a correct layout is important to ensure proper operation saa嘉泰姆

of the regulator.With power devices switching at higher frequency, the resulting current transient will saa嘉泰姆

cause voltage spike across the interconnecting impedance and parasitic circuit elements. As an example,saa嘉泰姆

 consider the turn-off transition of the PWM MOSFET. Before turn-off condition, the MOSFET is carryingsaa嘉泰姆

 the full load current. During turn-off,current stops flowing in the MOSFET and is freewheeling by the saa嘉泰姆

low side MOSFET and parasitic diode. Any parasitic inductance of the circuit generates a large voltage saa嘉泰姆

spike during the switching interval. In general, using short and wide printed circuit traces shouldsaa嘉泰姆

 minimize interconnect-ing impedances and the magnitude of voltage spike.saa嘉泰姆
Besides, signal and power grounds are to be kept sepa-rating and finally combined using ground saa嘉泰姆

plane construc-tion or single point grounding. The best tie-point between the signal ground and the saa嘉泰姆

power ground is at the nega-tive side of the output capacitor on each channel, where there is less saa嘉泰姆

noise. Noisy traces beneath the IC are not recommended. Below is a checklist for your layout:saa嘉泰姆
· Keep the switching nodes (UGATE, LGATE, BOOT,and PHASE) away from sensitive small signal saa嘉泰姆

nodes since these nodes are fast moving signals.Therefore, keep traces to these nodes as short assaa嘉泰姆
possible and there should be no other weak signal traces in parallel with theses traces on any layer.saa嘉泰姆

Layout Consideration (Cont.)saa嘉泰姆
· The signals going through theses traces have both high dv/dt and high di/dt with high peak saa嘉泰姆

charging and discharging current. The traces from the gate drivers to the MOSFETs (UGATE and saa嘉泰姆

LGATE) should be short and wide.saa嘉泰姆
· Place the source of the high-side MOSFET and the drain of the low-side MOSFET as close as saa嘉泰姆

possible.Minimizing the impedance with wide layout plane be-tween the two pads reduces the saa嘉泰姆

voltage bounce of the node. In addition, the large layout plane between the drain of the saa嘉泰姆

MOSFETs (VIN and PHASE nodes) can get better heat sinking.saa嘉泰姆

The GND is the current sensing circuit reference ground and also the power ground of the saa嘉泰姆

LGATE low-side MOSFET. On the other hand, the GND trace should be a separate trace andsaa嘉泰姆

 independently go to the source of the low-side MOSFET. Besides, the cur-rent sense resistor saa嘉泰姆

should be close to OCSET pin to avoid parasitic capacitor effect and noise coupling.saa嘉泰姆

· Decoupling capacitors, the resistor-divider, and boot capacitor should be close to their pins. saa嘉泰姆

(For example,place the decoupling ceramic capacitor close to the drain of the high-side MOSFETsaa嘉泰姆

 as close as possible.)saa嘉泰姆
· The input bulk capacitors should be close to the drain of the high-side MOSFET, and the outputsaa嘉泰姆

 bulk capaci-tors should be close to the loads. The input capaci-tor’s ground should be close to thesaa嘉泰姆

 grounds of the output capacitors and low-side MOSFET.saa嘉泰姆
· Locate the resistor-divider close to the FB pin to mini-mize the high impedance trace. In addition, saa嘉泰姆

FB pin traces can’t be close to the switching signal traces (UGATE, LGATE, BOOT, and PHASE).saa嘉泰姆

 八,相关产品                  更多同类产品...... saa嘉泰姆


Switching Regulator >   Buck Controllersaa嘉泰姆

Part_No saa嘉泰姆

Package saa嘉泰姆

Archisaa嘉泰姆

tectusaa嘉泰姆

Phasesaa嘉泰姆

No.ofsaa嘉泰姆

PWMsaa嘉泰姆

Outputsaa嘉泰姆

Output saa嘉泰姆

Currentsaa嘉泰姆

(A) saa嘉泰姆

Inputsaa嘉泰姆

Voltage (V) saa嘉泰姆

Referencesaa嘉泰姆

Voltagesaa嘉泰姆

(V) saa嘉泰姆

Bias saa嘉泰姆

Voltagesaa嘉泰姆

(V) saa嘉泰姆

Quiescentsaa嘉泰姆

Currentsaa嘉泰姆

(uA) saa嘉泰姆

minsaa嘉泰姆

maxsaa嘉泰姆

CXSD6273saa嘉泰姆

SOP-14saa嘉泰姆

QSOP-16saa嘉泰姆

QFN4x4-16saa嘉泰姆

VM    saa嘉泰姆

1   saa嘉泰姆

1     saa嘉泰姆

30saa嘉泰姆

2.9    saa嘉泰姆

13.2saa嘉泰姆

0.9saa嘉泰姆

12     saa嘉泰姆

8000saa嘉泰姆

CXSD6274saa嘉泰姆

SOP-8saa嘉泰姆

VM   saa嘉泰姆

1saa嘉泰姆

1saa嘉泰姆

20saa嘉泰姆

2.9  saa嘉泰姆

13.2 saa嘉泰姆

0.8saa嘉泰姆

12saa嘉泰姆

5000saa嘉泰姆

CXSD6274Csaa嘉泰姆

SOP-8saa嘉泰姆

VMsaa嘉泰姆

1saa嘉泰姆

1saa嘉泰姆

20saa嘉泰姆

2.9saa嘉泰姆

13.2saa嘉泰姆

0.8saa嘉泰姆

12saa嘉泰姆

5000saa嘉泰姆

CXSD6275saa嘉泰姆

QFN4x4-24saa嘉泰姆

VMsaa嘉泰姆

2saa嘉泰姆

1saa嘉泰姆

60saa嘉泰姆

3.1saa嘉泰姆

13.2saa嘉泰姆

0.6saa嘉泰姆

12saa嘉泰姆

5000saa嘉泰姆

CXSD6276saa嘉泰姆

SOP-8saa嘉泰姆

VMsaa嘉泰姆

1saa嘉泰姆

1saa嘉泰姆

20saa嘉泰姆

2.2saa嘉泰姆

13.2saa嘉泰姆

0.8saa嘉泰姆

5~12saa嘉泰姆

2100saa嘉泰姆

CXSD6276Asaa嘉泰姆

SOP-8saa嘉泰姆

VMsaa嘉泰姆

1saa嘉泰姆

1saa嘉泰姆

20saa嘉泰姆

2.2saa嘉泰姆

13.2saa嘉泰姆

0.8saa嘉泰姆

5~12saa嘉泰姆

2100saa嘉泰姆

CXSD6277/A/Bsaa嘉泰姆

SOP8|TSSOP8saa嘉泰姆

VMsaa嘉泰姆

1saa嘉泰姆

1saa嘉泰姆

5saa嘉泰姆

5saa嘉泰姆

13.2saa嘉泰姆

1.25|0.8saa嘉泰姆

5~12saa嘉泰姆

3000saa嘉泰姆

CXSD6278saa嘉泰姆

SOP-8saa嘉泰姆

VMsaa嘉泰姆

1saa嘉泰姆

1saa嘉泰姆

10saa嘉泰姆

3.3saa嘉泰姆

5.5saa嘉泰姆

0.8saa嘉泰姆

5saa嘉泰姆

2100saa嘉泰姆

CXSD6279Bsaa嘉泰姆

SOP-14saa嘉泰姆

VM   saa嘉泰姆

1saa嘉泰姆

1saa嘉泰姆

10saa嘉泰姆

5saa嘉泰姆

13.2saa嘉泰姆

0.8saa嘉泰姆

12saa嘉泰姆

2000saa嘉泰姆

CXSD6280saa嘉泰姆

TSSOP-24saa嘉泰姆

|QFN5x5-32saa嘉泰姆

VMsaa嘉泰姆

1saa嘉泰姆

2saa嘉泰姆

20saa嘉泰姆

5saa嘉泰姆

13.2saa嘉泰姆

0.6saa嘉泰姆

5~12saa嘉泰姆

4000saa嘉泰姆

CXSD6281Nsaa嘉泰姆

SOP14saa嘉泰姆

QSOP16saa嘉泰姆

QFN-16saa嘉泰姆

VMsaa嘉泰姆

1saa嘉泰姆

1saa嘉泰姆

30saa嘉泰姆

2.9saa嘉泰姆

13.2saa嘉泰姆

0.9saa嘉泰姆

12saa嘉泰姆

4000saa嘉泰姆

CXSD6282saa嘉泰姆

SOP-14saa嘉泰姆

VMsaa嘉泰姆

1saa嘉泰姆

1saa嘉泰姆

30saa嘉泰姆

2.2saa嘉泰姆

13.2saa嘉泰姆

0.6saa嘉泰姆

12saa嘉泰姆

5000saa嘉泰姆

CXSD6282Asaa嘉泰姆

SOP-14saa嘉泰姆

VMsaa嘉泰姆

1saa嘉泰姆

1saa嘉泰姆

30saa嘉泰姆

2.2saa嘉泰姆

13.2saa嘉泰姆

0.6saa嘉泰姆

12saa嘉泰姆

5000saa嘉泰姆

CXSD6283saa嘉泰姆

SOP-14saa嘉泰姆

VMsaa嘉泰姆

1saa嘉泰姆

1saa嘉泰姆

25saa嘉泰姆

2.2saa嘉泰姆

13.2saa嘉泰姆

0.8saa嘉泰姆

12saa嘉泰姆

5000saa嘉泰姆

CXSD6284/Asaa嘉泰姆

LQFP7x7 48saa嘉泰姆

TQFN7x7-48saa嘉泰姆

VMsaa嘉泰姆

1saa嘉泰姆

6saa嘉泰姆

0.015saa嘉泰姆

1.4saa嘉泰姆

6.5saa嘉泰姆

-saa嘉泰姆

5saa嘉泰姆

1800saa嘉泰姆

CXSD6285saa嘉泰姆

TSSOP-24Psaa嘉泰姆

VMsaa嘉泰姆

1saa嘉泰姆

发表评论

共有条评论
用户名: 密码:
验证码: 匿名发表