CXSD62102A单相定时同步的PWM控制器驱动N通道mosfet功率因数调制(PFM)或脉宽调制(PWM)模式下都能瞬态响应和准确的直流电压输出

发布时间:2020-04-22 16:02:50 浏览次数:341 作者:oumao18 来源:嘉泰姆
摘要:CXSD62102A降压在not中产生低压芯片组或RAM电源单相,恒定时间,同步PWM控制器,驱动N通道mosfet。CXSD62102A降压以在笔记本电脑中产生低压芯片组或RAM电源。
CXSD62102A单相定时同步的PWM控制器驱动N通道mosfet功率因数调制(PFM)或脉宽调制(PWM)模式下都能瞬态响应和准确的直流电压输出

目录vvl嘉泰姆

1.产品概述                       2.产品特点vvl嘉泰姆
3.应用范围                       4.下载产品资料PDF文档 vvl嘉泰姆
5.产品封装图                     6.电路原理图                   vvl嘉泰姆
7.功能概述                        8.相关产品vvl嘉泰姆

一,产品概述(General Description)    vvl嘉泰姆


  The CXSD62102A is a single-phase, constant on-time,synchronous PWM controller, which drives N-channel MOSFETs. The CXSD62102A steps down high voltage to generate low-voltage chipset or RAM supplies in notebook computers.vvl嘉泰姆
  The CXSD62102A provides excellent transient response and accurate DC voltage output in either PFM or PWM Mode.In Pulse Frequency Mode (PFM), the CXSD62102A provides very high efficiency over light to heavy loads with loading-vvl嘉泰姆
modulated switching frequencies. In PWM Mode, the converter works nearly at constant frequency for low-noise requirements.vvl嘉泰姆
  The CXSD62102A is equipped with accurate positive current limit, output under-voltage, and output over-voltage protections, perfect for NB applications. The Power-On-Reset function monitors the voltage on VCC to prevent wrong operation during power-on. The CXSD62102A has a 1ms digital soft start and built-in an integrated output discharge device for soft stop. An internal integrated soft-vvl嘉泰姆
start ramps up the output voltage with programmable slew rate to reduce the start-up current. A soft-stop function actively discharges the output capacitors.vvl嘉泰姆
  The CXSD62102A is available in 16pin TQFN3x3-16 package respectively.vvl嘉泰姆
二.产品特点(Features)vvl嘉泰姆


Adjustable Output Voltage from +0.6V to +3.3Vvvl嘉泰姆
- 0.6V Reference Voltagevvl嘉泰姆
- ±0.6% Accuracy Over-Temperaturevvl嘉泰姆
Operates from An Input Battery Voltage Range ofvvl嘉泰姆
+1.8V to +28Vvvl嘉泰姆
REFIN Function for Over-clocking Purpose fromvvl嘉泰姆
0.5V~2.5V rangevvl嘉泰姆
Power-On-Reset Monitoring on VCC pinvvl嘉泰姆
Excellent line and load transient responsesvvl嘉泰姆
PFM mode for increased light load efficiencyvvl嘉泰姆
Programmable PWM Frequency from 100kHz to 500kHzvvl嘉泰姆
Built in 30A Output current driving capabilityvvl嘉泰姆
Integrate MOSFET Driversvvl嘉泰姆
Integrated Bootstrap Forward P-CH MOSFETvvl嘉泰姆
Power Good Monitoringvvl嘉泰姆
70% Under-Voltage Protectionvvl嘉泰姆
125% Over-Voltage Protectionvvl嘉泰姆
TQFN3x3-16 Packagevvl嘉泰姆
Lead Free and Green Devices Available (RoHS Compliant)vvl嘉泰姆
三,应用范围 (Applications)vvl嘉泰姆


Notebookvvl嘉泰姆
Table PCvvl嘉泰姆
Hand-Held Portablevvl嘉泰姆
AIO PCvvl嘉泰姆

四.下载产品资料PDF文档 vvl嘉泰姆


需要详细的PDF规格书请扫一扫微信联系我们,还可以获得免费样品以及技术支持vvl嘉泰姆

 QQ截图20160419174301.jpgvvl嘉泰姆

五,产品封装图 (Package)vvl嘉泰姆


vvl嘉泰姆

六.电路原理图vvl嘉泰姆


blob.pngvvl嘉泰姆

七,功能概述vvl嘉泰姆


Input Capacitor Selection (Cont.)vvl嘉泰姆
higher than the maximum input voltage. The maximum RMS current rating requirement is approximately IOUT/2,vvl嘉泰姆
where IOUT is the load current. During power-up, the input capacitors have to handle great amount of surge current.vvl嘉泰姆
For low-duty notebook appliactions, ceramic capacitor is recommended. The capacitors must be connected be-vvl嘉泰姆
tween the drain of high-side MOSFET and the source of low-side MOSFET with very low-impeadance PCB layout.vvl嘉泰姆
MOSFET Selectionvvl嘉泰姆
The application for a notebook battery with a maximum voltage of 24V, at least a minimum 30V MOSFETs shouldvvl嘉泰姆
be used. The design has to trade off the gate charge with the RDS(ON) of the MOSFET:vvl嘉泰姆
For the low-side MOSFET, before it is turned on, the body diode has been conducting. The low-side MOSFET drivervvl嘉泰姆
will not charge the miller capacitor of this MOSFET.In the turning off process of the low-side MOSFET, thevvl嘉泰姆
load current will shift to the body diode first. The high dv/dt of the phase node voltage will charge the miller capaci-vvl嘉泰姆
tor through the low-side MOSFET driver sinking current path. This results in much less switching loss of the low-vvl嘉泰姆
side MOSFETs. The duty cycle is often very small in high battery voltage applications, and the low-side MOSFETvvl嘉泰姆
will conduct most of the switching cycle; therefore, when using smaller RDS(ON) of the low-side MOSFET, the con-vvl嘉泰姆
verter can reduce power loss. The gate charge for this MOSFET is usually the secondary consideration. Thevvl嘉泰姆
high-side MOSFET does not have this zero voltage switch-ing condition; in addition, it conducts for less time com-vvl嘉泰姆
pared to the low-side MOSFET, so the switching loss tends to be dominant. Priority should be given to thevvl嘉泰姆
MOSFETs with less gate charge, so that both the gate driver loss and switching loss will be minimized.vvl嘉泰姆
The selection of the N-channel power MOSFETs are determined by the R DS(ON), reversing transfer capaci-vvl嘉泰姆
tance (CRSS) and maximum output current requirement.The losses in the MOSFETs have two components:vvl嘉泰姆
conduction loss and transition loss. For the high-side and low-side MOSFETs, the losses are approximatelyvvl嘉泰姆
given by the following equations:vvl嘉泰姆
Phigh-side = IOUT (1+ TC)(RDS(ON))D + (0.5)( IOUT)(VIN)( tSW)FSWvvl嘉泰姆
Plow-side = IOUT (1+ TC)(RDS(ON))(1-D)vvl嘉泰姆
Where TC is the temperature dependency of RDS(ON)FSW is the switching frequencyvvl嘉泰姆
tSW is the switching interval D is the duty cycle Note that both MOSFETs have conduction losses whilevvl嘉泰姆
the high-side MOSFET includes an additional transition loss. The switching interval, tSW, is the function of the reverse transfer capacitance CRSS. The (1+TC) term is a factor in the temperature dependency of the RDS(ON) and can be extracted from the “RDS(ON) vs. Temperature” curve of the power MOSFET. vvl嘉泰姆
Layout Considerationvvl嘉泰姆
In any high switching frequency converter, a correct layout is important to ensure proper operation of the regulator.vvl嘉泰姆
With power devices switching at higher frequency, the resulting current transient will cause voltage spike acrossvvl嘉泰姆
the interconnecting impedance and parasitic circuit elements. As an example, consider the turn-off transitionvvl嘉泰姆
of the PWM MOSFET. Before turn-off condition, the MOSFET is carrying the full load current. During turn-off,vvl嘉泰姆
current stops flowing in the MOSFET and is freewheeling by the low side MOSFET and parasitic diode. Any parasiticvvl嘉泰姆
inductance of the circuit generates a large voltage spike during the switching interval. In general, using short andvvl嘉泰姆
wide printed circuit traces should minimize interconnect- ing impedances and the magnitude of voltage spike.vvl嘉泰姆
Besides, signal and power grounds are to be kept sepa- rating and finally combined using ground plane construc-vvl嘉泰姆
tion or single point grounding. The best tie-point between the signal ground and the power ground is at the nega-vvl嘉泰姆
tive side of the output capacitor on each channel, where there is less noise. Noisy traces beneath the IC are notvvl嘉泰姆
recommended. Below is a checklist for your layout:· Keep the switching nodes (UGATE, LGATE, BOOT,vvl嘉泰姆
and PHASE) away from sensitive small signal nodes since these nodes are fast moving signals.vvl嘉泰姆
Therefore, keep traces to these nodes as short asvvl嘉泰姆
side MOSFET. On the other hand, the PGND trace should be a separate trace and independently go tovvl嘉泰姆
the source of the low-side MOSFET. Besides, the cur-rent sense resistor should be close to OCSET pin tovvl嘉泰姆
avoid parasitic capacitor effect and noise coupling.vvl嘉泰姆
· Decoupling capacitors, the resistor-divider, and boot capacitor should be close to their pins. (For example,vvl嘉泰姆
place the decoupling ceramic capacitor close to the drain of the high-side MOSFET as close as possible.)vvl嘉泰姆
· The input bulk capacitors should be close to the drain of the high-side MOSFET, and the output bulk capaci-vvl嘉泰姆
tors should be close to the loads. The input capaci-tor’s ground should be close to the grounds of thevvl嘉泰姆
output capacitors and low-side MOSFET.vvl嘉泰姆
· Locate the resistor-divider close to the FB pin to mini-mize the high impedance trace. In addition, FB pinvvl嘉泰姆
traces can’t be close to the switching signal traces (UGATE, LGATE, BOOT, and PHASE).vvl嘉泰姆

Layout Consideration (Cont.)vvl嘉泰姆

possible and there should be no other weak signal traces in parallel with theses traces on any layer.vvl嘉泰姆
· The signals going through theses traces have both high dv/dt and high di/dt with high peak charging andvvl嘉泰姆
discharging current. The traces from the gate drivers to the MOSFETs (UGATE and LGATE) should be shortvvl嘉泰姆
and wide.vvl嘉泰姆
· Place the source of the high-side MOSFET and the drain of the low-side MOSFET as close as possible.vvl嘉泰姆
Minimizing the impedance with wide layout plane be-tween the two pads reduces the voltage bounce ofvvl嘉泰姆
the drain of the MOSFETs (VIN and PHASE nodes) can get better heat sinking.vvl嘉泰姆

· The PGND is the current sensing circuit reference ground and also the power ground of the LGATE low-vvl嘉泰姆

  • CXSD62102ACXSD62102Avvl嘉泰姆

八,相关产品             更多同类产品...... vvl嘉泰姆


Switching Regulator >   Buck Controllervvl嘉泰姆

Part_No vvl嘉泰姆

Package vvl嘉泰姆

Archivvl嘉泰姆

tectuvvl嘉泰姆

Phasevvl嘉泰姆

No.ofvvl嘉泰姆

PWMvvl嘉泰姆

Outputvvl嘉泰姆

Output vvl嘉泰姆

Currentvvl嘉泰姆

(A) vvl嘉泰姆

Inputvvl嘉泰姆

Voltage (V) vvl嘉泰姆

Referencevvl嘉泰姆

Voltagevvl嘉泰姆

(V) vvl嘉泰姆

Bias vvl嘉泰姆

Voltagevvl嘉泰姆

(V) vvl嘉泰姆

Quiescentvvl嘉泰姆

Currentvvl嘉泰姆

(uA) vvl嘉泰姆

minvvl嘉泰姆

maxvvl嘉泰姆

CXSD6273vvl嘉泰姆

SOP-14vvl嘉泰姆

QSOP-16vvl嘉泰姆

QFN4x4-16vvl嘉泰姆

VM    vvl嘉泰姆

1   vvl嘉泰姆

1     vvl嘉泰姆

30vvl嘉泰姆

2.9    vvl嘉泰姆

13.2vvl嘉泰姆

0.9vvl嘉泰姆

12     vvl嘉泰姆

8000vvl嘉泰姆

CXSD6274vvl嘉泰姆

SOP-8vvl嘉泰姆

VM   vvl嘉泰姆

1vvl嘉泰姆

1vvl嘉泰姆

20vvl嘉泰姆

2.9  vvl嘉泰姆

13.2 vvl嘉泰姆

0.8vvl嘉泰姆

12vvl嘉泰姆

5000vvl嘉泰姆

CXSD6274Cvvl嘉泰姆

SOP-8vvl嘉泰姆

VMvvl嘉泰姆

1vvl嘉泰姆

1vvl嘉泰姆

20vvl嘉泰姆

2.9vvl嘉泰姆

13.2vvl嘉泰姆

0.8vvl嘉泰姆

12vvl嘉泰姆

5000vvl嘉泰姆

CXSD6275vvl嘉泰姆

QFN4x4-24vvl嘉泰姆

VMvvl嘉泰姆

2vvl嘉泰姆

1vvl嘉泰姆

60vvl嘉泰姆

3.1vvl嘉泰姆

13.2vvl嘉泰姆

0.6vvl嘉泰姆

12vvl嘉泰姆

5000vvl嘉泰姆

CXSD6276vvl嘉泰姆

SOP-8vvl嘉泰姆

VMvvl嘉泰姆

1vvl嘉泰姆

1vvl嘉泰姆

20vvl嘉泰姆

2.2vvl嘉泰姆

13.2vvl嘉泰姆

0.8vvl嘉泰姆

5~12vvl嘉泰姆

2100vvl嘉泰姆

CXSD6276Avvl嘉泰姆

SOP-8vvl嘉泰姆

VMvvl嘉泰姆

1vvl嘉泰姆

1vvl嘉泰姆

20vvl嘉泰姆

2.2vvl嘉泰姆

13.2vvl嘉泰姆

0.8vvl嘉泰姆

5~12vvl嘉泰姆

2100vvl嘉泰姆

CXSD6277/A/Bvvl嘉泰姆

SOP8|TSSOP8vvl嘉泰姆

VMvvl嘉泰姆

1vvl嘉泰姆

1vvl嘉泰姆

5vvl嘉泰姆

5vvl嘉泰姆

13.2vvl嘉泰姆

1.25|0.8vvl嘉泰姆

5~12vvl嘉泰姆

3000vvl嘉泰姆

CXSD6278vvl嘉泰姆

SOP-8vvl嘉泰姆

VMvvl嘉泰姆

1vvl嘉泰姆

1vvl嘉泰姆

10vvl嘉泰姆

3.3vvl嘉泰姆

5.5vvl嘉泰姆

0.8vvl嘉泰姆

5vvl嘉泰姆

2100vvl嘉泰姆

CXSD6279Bvvl嘉泰姆

SOP-14vvl嘉泰姆

VM   vvl嘉泰姆

1vvl嘉泰姆

1vvl嘉泰姆

10vvl嘉泰姆

5vvl嘉泰姆

13.2vvl嘉泰姆

0.8vvl嘉泰姆

12vvl嘉泰姆

2000vvl嘉泰姆

CXSD6280vvl嘉泰姆

TSSOP-24vvl嘉泰姆

|QFN5x5-32vvl嘉泰姆

VMvvl嘉泰姆

1vvl嘉泰姆

2vvl嘉泰姆

20vvl嘉泰姆

5vvl嘉泰姆

13.2vvl嘉泰姆

0.6vvl嘉泰姆

5~12vvl嘉泰姆

4000vvl嘉泰姆

CXSD6281Nvvl嘉泰姆

SOP14vvl嘉泰姆

QSOP16vvl嘉泰姆

QFN-16vvl嘉泰姆

VMvvl嘉泰姆

1vvl嘉泰姆

1vvl嘉泰姆

30vvl嘉泰姆

2.9vvl嘉泰姆

13.2vvl嘉泰姆

0.9vvl嘉泰姆

12vvl嘉泰姆

4000vvl嘉泰姆

CXSD6282vvl嘉泰姆

SOP-14vvl嘉泰姆

VMvvl嘉泰姆

1vvl嘉泰姆

1vvl嘉泰姆

30vvl嘉泰姆

2.2vvl嘉泰姆

13.2vvl嘉泰姆

0.6vvl嘉泰姆

12vvl嘉泰姆

5000vvl嘉泰姆

CXSD6282Avvl嘉泰姆

SOP-14vvl嘉泰姆

VMvvl嘉泰姆

1vvl嘉泰姆

1vvl嘉泰姆

30vvl嘉泰姆

2.2vvl嘉泰姆

13.2vvl嘉泰姆

0.6vvl嘉泰姆

12vvl嘉泰姆

5000vvl嘉泰姆

CXSD6283vvl嘉泰姆

SOP-14vvl嘉泰姆

VMvvl嘉泰姆

1vvl嘉泰姆

1vvl嘉泰姆

25vvl嘉泰姆

2.2vvl嘉泰姆

13.2vvl嘉泰姆

0.8vvl嘉泰姆

12vvl嘉泰姆

5000vvl嘉泰姆

CXSD6284/Avvl嘉泰姆

LQFP7x7 48vvl嘉泰姆

TQFN7x7-48vvl嘉泰姆

VMvvl嘉泰姆

1vvl嘉泰姆

6vvl嘉泰姆

0.015vvl嘉泰姆

1.4vvl嘉泰姆

6.5vvl嘉泰姆

-vvl嘉泰姆

5vvl嘉泰姆

1800vvl嘉泰姆

CXSD6285vvl嘉泰姆

TSSOP-24Pvvl嘉泰姆

VMvvl嘉泰姆

1vvl嘉泰姆

2vvl嘉泰姆

20vvl嘉泰姆

2.97vvl嘉泰姆

5.5vvl嘉泰姆

0.8vvl嘉泰姆

5~12vvl嘉泰姆

5000vvl嘉泰姆

 vvl嘉泰姆

发表评论

共有条评论
用户名: 密码:
验证码: 匿名发表