CXSD62102A单相定时同步的PWM控制器驱动N通道mosfet功率因数调制(PFM)或脉宽调制(PWM)模式下都能瞬态响应和准确的直流电压输出

发布时间:2020-04-22 16:02:50 浏览次数:346 作者:oumao18 来源:嘉泰姆
摘要:CXSD62102A降压在not中产生低压芯片组或RAM电源单相,恒定时间,同步PWM控制器,驱动N通道mosfet。CXSD62102A降压以在笔记本电脑中产生低压芯片组或RAM电源。
CXSD62102A单相定时同步的PWM控制器驱动N通道mosfet功率因数调制(PFM)或脉宽调制(PWM)模式下都能瞬态响应和准确的直流电压输出

目录21J嘉泰姆

1.产品概述                       2.产品特点21J嘉泰姆
3.应用范围                       4.下载产品资料PDF文档 21J嘉泰姆
5.产品封装图                     6.电路原理图                   21J嘉泰姆
7.功能概述                        8.相关产品21J嘉泰姆

一,产品概述(General Description)    21J嘉泰姆


  The CXSD62102A is a single-phase, constant on-time,synchronous PWM controller, which drives N-channel MOSFETs. The CXSD62102A steps down high voltage to generate low-voltage chipset or RAM supplies in notebook computers.21J嘉泰姆
  The CXSD62102A provides excellent transient response and accurate DC voltage output in either PFM or PWM Mode.In Pulse Frequency Mode (PFM), the CXSD62102A provides very high efficiency over light to heavy loads with loading-21J嘉泰姆
modulated switching frequencies. In PWM Mode, the converter works nearly at constant frequency for low-noise requirements.21J嘉泰姆
  The CXSD62102A is equipped with accurate positive current limit, output under-voltage, and output over-voltage protections, perfect for NB applications. The Power-On-Reset function monitors the voltage on VCC to prevent wrong operation during power-on. The CXSD62102A has a 1ms digital soft start and built-in an integrated output discharge device for soft stop. An internal integrated soft-21J嘉泰姆
start ramps up the output voltage with programmable slew rate to reduce the start-up current. A soft-stop function actively discharges the output capacitors.21J嘉泰姆
  The CXSD62102A is available in 16pin TQFN3x3-16 package respectively.21J嘉泰姆
二.产品特点(Features)21J嘉泰姆


Adjustable Output Voltage from +0.6V to +3.3V21J嘉泰姆
- 0.6V Reference Voltage21J嘉泰姆
- ±0.6% Accuracy Over-Temperature21J嘉泰姆
Operates from An Input Battery Voltage Range of21J嘉泰姆
+1.8V to +28V21J嘉泰姆
REFIN Function for Over-clocking Purpose from21J嘉泰姆
0.5V~2.5V range21J嘉泰姆
Power-On-Reset Monitoring on VCC pin21J嘉泰姆
Excellent line and load transient responses21J嘉泰姆
PFM mode for increased light load efficiency21J嘉泰姆
Programmable PWM Frequency from 100kHz to 500kHz21J嘉泰姆
Built in 30A Output current driving capability21J嘉泰姆
Integrate MOSFET Drivers21J嘉泰姆
Integrated Bootstrap Forward P-CH MOSFET21J嘉泰姆
Power Good Monitoring21J嘉泰姆
70% Under-Voltage Protection21J嘉泰姆
125% Over-Voltage Protection21J嘉泰姆
TQFN3x3-16 Package21J嘉泰姆
Lead Free and Green Devices Available (RoHS Compliant)21J嘉泰姆
三,应用范围 (Applications)21J嘉泰姆


Notebook21J嘉泰姆
Table PC21J嘉泰姆
Hand-Held Portable21J嘉泰姆
AIO PC21J嘉泰姆

四.下载产品资料PDF文档 21J嘉泰姆


需要详细的PDF规格书请扫一扫微信联系我们,还可以获得免费样品以及技术支持21J嘉泰姆

 QQ截图20160419174301.jpg21J嘉泰姆

五,产品封装图 (Package)21J嘉泰姆


21J嘉泰姆

六.电路原理图21J嘉泰姆


blob.png21J嘉泰姆

七,功能概述21J嘉泰姆


Input Capacitor Selection (Cont.)21J嘉泰姆
higher than the maximum input voltage. The maximum RMS current rating requirement is approximately IOUT/2,21J嘉泰姆
where IOUT is the load current. During power-up, the input capacitors have to handle great amount of surge current.21J嘉泰姆
For low-duty notebook appliactions, ceramic capacitor is recommended. The capacitors must be connected be-21J嘉泰姆
tween the drain of high-side MOSFET and the source of low-side MOSFET with very low-impeadance PCB layout.21J嘉泰姆
MOSFET Selection21J嘉泰姆
The application for a notebook battery with a maximum voltage of 24V, at least a minimum 30V MOSFETs should21J嘉泰姆
be used. The design has to trade off the gate charge with the RDS(ON) of the MOSFET:21J嘉泰姆
For the low-side MOSFET, before it is turned on, the body diode has been conducting. The low-side MOSFET driver21J嘉泰姆
will not charge the miller capacitor of this MOSFET.In the turning off process of the low-side MOSFET, the21J嘉泰姆
load current will shift to the body diode first. The high dv/dt of the phase node voltage will charge the miller capaci-21J嘉泰姆
tor through the low-side MOSFET driver sinking current path. This results in much less switching loss of the low-21J嘉泰姆
side MOSFETs. The duty cycle is often very small in high battery voltage applications, and the low-side MOSFET21J嘉泰姆
will conduct most of the switching cycle; therefore, when using smaller RDS(ON) of the low-side MOSFET, the con-21J嘉泰姆
verter can reduce power loss. The gate charge for this MOSFET is usually the secondary consideration. The21J嘉泰姆
high-side MOSFET does not have this zero voltage switch-ing condition; in addition, it conducts for less time com-21J嘉泰姆
pared to the low-side MOSFET, so the switching loss tends to be dominant. Priority should be given to the21J嘉泰姆
MOSFETs with less gate charge, so that both the gate driver loss and switching loss will be minimized.21J嘉泰姆
The selection of the N-channel power MOSFETs are determined by the R DS(ON), reversing transfer capaci-21J嘉泰姆
tance (CRSS) and maximum output current requirement.The losses in the MOSFETs have two components:21J嘉泰姆
conduction loss and transition loss. For the high-side and low-side MOSFETs, the losses are approximately21J嘉泰姆
given by the following equations:21J嘉泰姆
Phigh-side = IOUT (1+ TC)(RDS(ON))D + (0.5)( IOUT)(VIN)( tSW)FSW21J嘉泰姆
Plow-side = IOUT (1+ TC)(RDS(ON))(1-D)21J嘉泰姆
Where TC is the temperature dependency of RDS(ON)FSW is the switching frequency21J嘉泰姆
tSW is the switching interval D is the duty cycle Note that both MOSFETs have conduction losses while21J嘉泰姆
the high-side MOSFET includes an additional transition loss. The switching interval, tSW, is the function of the reverse transfer capacitance CRSS. The (1+TC) term is a factor in the temperature dependency of the RDS(ON) and can be extracted from the “RDS(ON) vs. Temperature” curve of the power MOSFET. 21J嘉泰姆
Layout Consideration21J嘉泰姆
In any high switching frequency converter, a correct layout is important to ensure proper operation of the regulator.21J嘉泰姆
With power devices switching at higher frequency, the resulting current transient will cause voltage spike across21J嘉泰姆
the interconnecting impedance and parasitic circuit elements. As an example, consider the turn-off transition21J嘉泰姆
of the PWM MOSFET. Before turn-off condition, the MOSFET is carrying the full load current. During turn-off,21J嘉泰姆
current stops flowing in the MOSFET and is freewheeling by the low side MOSFET and parasitic diode. Any parasitic21J嘉泰姆
inductance of the circuit generates a large voltage spike during the switching interval. In general, using short and21J嘉泰姆
wide printed circuit traces should minimize interconnect- ing impedances and the magnitude of voltage spike.21J嘉泰姆
Besides, signal and power grounds are to be kept sepa- rating and finally combined using ground plane construc-21J嘉泰姆
tion or single point grounding. The best tie-point between the signal ground and the power ground is at the nega-21J嘉泰姆
tive side of the output capacitor on each channel, where there is less noise. Noisy traces beneath the IC are not21J嘉泰姆
recommended. Below is a checklist for your layout:· Keep the switching nodes (UGATE, LGATE, BOOT,21J嘉泰姆
and PHASE) away from sensitive small signal nodes since these nodes are fast moving signals.21J嘉泰姆
Therefore, keep traces to these nodes as short as21J嘉泰姆
side MOSFET. On the other hand, the PGND trace should be a separate trace and independently go to21J嘉泰姆
the source of the low-side MOSFET. Besides, the cur-rent sense resistor should be close to OCSET pin to21J嘉泰姆
avoid parasitic capacitor effect and noise coupling.21J嘉泰姆
· Decoupling capacitors, the resistor-divider, and boot capacitor should be close to their pins. (For example,21J嘉泰姆
place the decoupling ceramic capacitor close to the drain of the high-side MOSFET as close as possible.)21J嘉泰姆
· The input bulk capacitors should be close to the drain of the high-side MOSFET, and the output bulk capaci-21J嘉泰姆
tors should be close to the loads. The input capaci-tor’s ground should be close to the grounds of the21J嘉泰姆
output capacitors and low-side MOSFET.21J嘉泰姆
· Locate the resistor-divider close to the FB pin to mini-mize the high impedance trace. In addition, FB pin21J嘉泰姆
traces can’t be close to the switching signal traces (UGATE, LGATE, BOOT, and PHASE).21J嘉泰姆

Layout Consideration (Cont.)21J嘉泰姆

possible and there should be no other weak signal traces in parallel with theses traces on any layer.21J嘉泰姆
· The signals going through theses traces have both high dv/dt and high di/dt with high peak charging and21J嘉泰姆
discharging current. The traces from the gate drivers to the MOSFETs (UGATE and LGATE) should be short21J嘉泰姆
and wide.21J嘉泰姆
· Place the source of the high-side MOSFET and the drain of the low-side MOSFET as close as possible.21J嘉泰姆
Minimizing the impedance with wide layout plane be-tween the two pads reduces the voltage bounce of21J嘉泰姆
the drain of the MOSFETs (VIN and PHASE nodes) can get better heat sinking.21J嘉泰姆

· The PGND is the current sensing circuit reference ground and also the power ground of the LGATE low-21J嘉泰姆

  • CXSD62102ACXSD62102A21J嘉泰姆

八,相关产品             更多同类产品...... 21J嘉泰姆


Switching Regulator >   Buck Controller21J嘉泰姆

Part_No 21J嘉泰姆

Package 21J嘉泰姆

Archi21J嘉泰姆

tectu21J嘉泰姆

Phase21J嘉泰姆

No.of21J嘉泰姆

PWM21J嘉泰姆

Output21J嘉泰姆

Output 21J嘉泰姆

Current21J嘉泰姆

(A) 21J嘉泰姆

Input21J嘉泰姆

Voltage (V) 21J嘉泰姆

Reference21J嘉泰姆

Voltage21J嘉泰姆

(V) 21J嘉泰姆

Bias 21J嘉泰姆

Voltage21J嘉泰姆

(V) 21J嘉泰姆

Quiescent21J嘉泰姆

Current21J嘉泰姆

(uA) 21J嘉泰姆

min21J嘉泰姆

max21J嘉泰姆

CXSD627321J嘉泰姆

SOP-1421J嘉泰姆

QSOP-1621J嘉泰姆

QFN4x4-1621J嘉泰姆

VM    21J嘉泰姆

1   21J嘉泰姆

1     21J嘉泰姆

3021J嘉泰姆

2.9    21J嘉泰姆

13.221J嘉泰姆

0.921J嘉泰姆

12     21J嘉泰姆

800021J嘉泰姆

CXSD627421J嘉泰姆

SOP-821J嘉泰姆

VM   21J嘉泰姆

121J嘉泰姆

121J嘉泰姆

2021J嘉泰姆

2.9  21J嘉泰姆

13.2 21J嘉泰姆

0.821J嘉泰姆

1221J嘉泰姆

500021J嘉泰姆

CXSD6274C21J嘉泰姆

SOP-821J嘉泰姆

VM21J嘉泰姆

121J嘉泰姆

121J嘉泰姆

2021J嘉泰姆

2.921J嘉泰姆

13.221J嘉泰姆

0.821J嘉泰姆

1221J嘉泰姆

500021J嘉泰姆

CXSD627521J嘉泰姆

QFN4x4-2421J嘉泰姆

VM21J嘉泰姆

221J嘉泰姆

121J嘉泰姆

6021J嘉泰姆

3.121J嘉泰姆

13.221J嘉泰姆

0.621J嘉泰姆

1221J嘉泰姆

500021J嘉泰姆

CXSD627621J嘉泰姆

SOP-821J嘉泰姆

VM21J嘉泰姆

121J嘉泰姆

121J嘉泰姆

2021J嘉泰姆

2.221J嘉泰姆

13.221J嘉泰姆

0.821J嘉泰姆

5~1221J嘉泰姆

210021J嘉泰姆

CXSD6276A21J嘉泰姆

SOP-821J嘉泰姆

VM21J嘉泰姆

121J嘉泰姆

121J嘉泰姆

2021J嘉泰姆

2.221J嘉泰姆

13.221J嘉泰姆

0.821J嘉泰姆

5~1221J嘉泰姆

210021J嘉泰姆

CXSD6277/A/B21J嘉泰姆

SOP8|TSSOP821J嘉泰姆

VM21J嘉泰姆

121J嘉泰姆

121J嘉泰姆

521J嘉泰姆

521J嘉泰姆

13.221J嘉泰姆

1.25|0.821J嘉泰姆

5~1221J嘉泰姆

300021J嘉泰姆

CXSD627821J嘉泰姆

SOP-821J嘉泰姆

VM21J嘉泰姆

121J嘉泰姆

121J嘉泰姆

1021J嘉泰姆

3.321J嘉泰姆

5.521J嘉泰姆

0.821J嘉泰姆

521J嘉泰姆

210021J嘉泰姆

CXSD6279B21J嘉泰姆

SOP-1421J嘉泰姆

VM   21J嘉泰姆

121J嘉泰姆

121J嘉泰姆

1021J嘉泰姆

521J嘉泰姆

13.221J嘉泰姆

0.821J嘉泰姆

1221J嘉泰姆

200021J嘉泰姆

CXSD628021J嘉泰姆

TSSOP-2421J嘉泰姆

|QFN5x5-3221J嘉泰姆

VM21J嘉泰姆

121J嘉泰姆

221J嘉泰姆

2021J嘉泰姆

521J嘉泰姆

13.221J嘉泰姆

0.621J嘉泰姆

5~1221J嘉泰姆

400021J嘉泰姆

CXSD6281N21J嘉泰姆

SOP1421J嘉泰姆

QSOP1621J嘉泰姆

QFN-1621J嘉泰姆

VM21J嘉泰姆

121J嘉泰姆

121J嘉泰姆

3021J嘉泰姆

2.921J嘉泰姆

13.221J嘉泰姆

0.921J嘉泰姆

1221J嘉泰姆

400021J嘉泰姆

CXSD628221J嘉泰姆

SOP-1421J嘉泰姆

VM21J嘉泰姆

121J嘉泰姆

121J嘉泰姆

3021J嘉泰姆

2.221J嘉泰姆

13.221J嘉泰姆

0.621J嘉泰姆

1221J嘉泰姆

500021J嘉泰姆

CXSD6282A21J嘉泰姆

SOP-1421J嘉泰姆

VM21J嘉泰姆

121J嘉泰姆

121J嘉泰姆

3021J嘉泰姆

2.221J嘉泰姆

13.221J嘉泰姆

0.621J嘉泰姆

1221J嘉泰姆

500021J嘉泰姆

CXSD628321J嘉泰姆

SOP-1421J嘉泰姆

VM21J嘉泰姆

121J嘉泰姆

121J嘉泰姆

2521J嘉泰姆

2.221J嘉泰姆

13.221J嘉泰姆

0.821J嘉泰姆

1221J嘉泰姆

500021J嘉泰姆

CXSD6284/A21J嘉泰姆

LQFP7x7 4821J嘉泰姆

TQFN7x7-4821J嘉泰姆

VM21J嘉泰姆

121J嘉泰姆

621J嘉泰姆

0.01521J嘉泰姆

1.421J嘉泰姆

6.521J嘉泰姆

-21J嘉泰姆

521J嘉泰姆

180021J嘉泰姆

CXSD628521J嘉泰姆

TSSOP-24P21J嘉泰姆

VM21J嘉泰姆

121J嘉泰姆

221J嘉泰姆

2021J嘉泰姆

2.9721J嘉泰姆

5.521J嘉泰姆

0.821J嘉泰姆

5~1221J嘉泰姆

500021J嘉泰姆

 21J嘉泰姆

发表评论

共有条评论
用户名: 密码:
验证码: 匿名发表