CXSD62102A单相定时同步的PWM控制器驱动N通道mosfet功率因数调制(PFM)或脉宽调制(PWM)模式下都能瞬态响应和准确的直流电压输出

发布时间:2020-04-22 16:02:50 浏览次数:350 作者:oumao18 来源:嘉泰姆
摘要:CXSD62102A降压在not中产生低压芯片组或RAM电源单相,恒定时间,同步PWM控制器,驱动N通道mosfet。CXSD62102A降压以在笔记本电脑中产生低压芯片组或RAM电源。
CXSD62102A单相定时同步的PWM控制器驱动N通道mosfet功率因数调制(PFM)或脉宽调制(PWM)模式下都能瞬态响应和准确的直流电压输出

目录D6l嘉泰姆

1.产品概述                       2.产品特点D6l嘉泰姆
3.应用范围                       4.下载产品资料PDF文档 D6l嘉泰姆
5.产品封装图                     6.电路原理图                   D6l嘉泰姆
7.功能概述                        8.相关产品D6l嘉泰姆

一,产品概述(General Description)    D6l嘉泰姆


  The CXSD62102A is a single-phase, constant on-time,synchronous PWM controller, which drives N-channel MOSFETs. The CXSD62102A steps down high voltage to generate low-voltage chipset or RAM supplies in notebook computers.D6l嘉泰姆
  The CXSD62102A provides excellent transient response and accurate DC voltage output in either PFM or PWM Mode.In Pulse Frequency Mode (PFM), the CXSD62102A provides very high efficiency over light to heavy loads with loading-D6l嘉泰姆
modulated switching frequencies. In PWM Mode, the converter works nearly at constant frequency for low-noise requirements.D6l嘉泰姆
  The CXSD62102A is equipped with accurate positive current limit, output under-voltage, and output over-voltage protections, perfect for NB applications. The Power-On-Reset function monitors the voltage on VCC to prevent wrong operation during power-on. The CXSD62102A has a 1ms digital soft start and built-in an integrated output discharge device for soft stop. An internal integrated soft-D6l嘉泰姆
start ramps up the output voltage with programmable slew rate to reduce the start-up current. A soft-stop function actively discharges the output capacitors.D6l嘉泰姆
  The CXSD62102A is available in 16pin TQFN3x3-16 package respectively.D6l嘉泰姆
二.产品特点(Features)D6l嘉泰姆


Adjustable Output Voltage from +0.6V to +3.3VD6l嘉泰姆
- 0.6V Reference VoltageD6l嘉泰姆
- ±0.6% Accuracy Over-TemperatureD6l嘉泰姆
Operates from An Input Battery Voltage Range ofD6l嘉泰姆
+1.8V to +28VD6l嘉泰姆
REFIN Function for Over-clocking Purpose fromD6l嘉泰姆
0.5V~2.5V rangeD6l嘉泰姆
Power-On-Reset Monitoring on VCC pinD6l嘉泰姆
Excellent line and load transient responsesD6l嘉泰姆
PFM mode for increased light load efficiencyD6l嘉泰姆
Programmable PWM Frequency from 100kHz to 500kHzD6l嘉泰姆
Built in 30A Output current driving capabilityD6l嘉泰姆
Integrate MOSFET DriversD6l嘉泰姆
Integrated Bootstrap Forward P-CH MOSFETD6l嘉泰姆
Power Good MonitoringD6l嘉泰姆
70% Under-Voltage ProtectionD6l嘉泰姆
125% Over-Voltage ProtectionD6l嘉泰姆
TQFN3x3-16 PackageD6l嘉泰姆
Lead Free and Green Devices Available (RoHS Compliant)D6l嘉泰姆
三,应用范围 (Applications)D6l嘉泰姆


NotebookD6l嘉泰姆
Table PCD6l嘉泰姆
Hand-Held PortableD6l嘉泰姆
AIO PCD6l嘉泰姆

四.下载产品资料PDF文档 D6l嘉泰姆


需要详细的PDF规格书请扫一扫微信联系我们,还可以获得免费样品以及技术支持D6l嘉泰姆

 QQ截图20160419174301.jpgD6l嘉泰姆

五,产品封装图 (Package)D6l嘉泰姆


D6l嘉泰姆

六.电路原理图D6l嘉泰姆


blob.pngD6l嘉泰姆

七,功能概述D6l嘉泰姆


Input Capacitor Selection (Cont.)D6l嘉泰姆
higher than the maximum input voltage. The maximum RMS current rating requirement is approximately IOUT/2,D6l嘉泰姆
where IOUT is the load current. During power-up, the input capacitors have to handle great amount of surge current.D6l嘉泰姆
For low-duty notebook appliactions, ceramic capacitor is recommended. The capacitors must be connected be-D6l嘉泰姆
tween the drain of high-side MOSFET and the source of low-side MOSFET with very low-impeadance PCB layout.D6l嘉泰姆
MOSFET SelectionD6l嘉泰姆
The application for a notebook battery with a maximum voltage of 24V, at least a minimum 30V MOSFETs shouldD6l嘉泰姆
be used. The design has to trade off the gate charge with the RDS(ON) of the MOSFET:D6l嘉泰姆
For the low-side MOSFET, before it is turned on, the body diode has been conducting. The low-side MOSFET driverD6l嘉泰姆
will not charge the miller capacitor of this MOSFET.In the turning off process of the low-side MOSFET, theD6l嘉泰姆
load current will shift to the body diode first. The high dv/dt of the phase node voltage will charge the miller capaci-D6l嘉泰姆
tor through the low-side MOSFET driver sinking current path. This results in much less switching loss of the low-D6l嘉泰姆
side MOSFETs. The duty cycle is often very small in high battery voltage applications, and the low-side MOSFETD6l嘉泰姆
will conduct most of the switching cycle; therefore, when using smaller RDS(ON) of the low-side MOSFET, the con-D6l嘉泰姆
verter can reduce power loss. The gate charge for this MOSFET is usually the secondary consideration. TheD6l嘉泰姆
high-side MOSFET does not have this zero voltage switch-ing condition; in addition, it conducts for less time com-D6l嘉泰姆
pared to the low-side MOSFET, so the switching loss tends to be dominant. Priority should be given to theD6l嘉泰姆
MOSFETs with less gate charge, so that both the gate driver loss and switching loss will be minimized.D6l嘉泰姆
The selection of the N-channel power MOSFETs are determined by the R DS(ON), reversing transfer capaci-D6l嘉泰姆
tance (CRSS) and maximum output current requirement.The losses in the MOSFETs have two components:D6l嘉泰姆
conduction loss and transition loss. For the high-side and low-side MOSFETs, the losses are approximatelyD6l嘉泰姆
given by the following equations:D6l嘉泰姆
Phigh-side = IOUT (1+ TC)(RDS(ON))D + (0.5)( IOUT)(VIN)( tSW)FSWD6l嘉泰姆
Plow-side = IOUT (1+ TC)(RDS(ON))(1-D)D6l嘉泰姆
Where TC is the temperature dependency of RDS(ON)FSW is the switching frequencyD6l嘉泰姆
tSW is the switching interval D is the duty cycle Note that both MOSFETs have conduction losses whileD6l嘉泰姆
the high-side MOSFET includes an additional transition loss. The switching interval, tSW, is the function of the reverse transfer capacitance CRSS. The (1+TC) term is a factor in the temperature dependency of the RDS(ON) and can be extracted from the “RDS(ON) vs. Temperature” curve of the power MOSFET. D6l嘉泰姆
Layout ConsiderationD6l嘉泰姆
In any high switching frequency converter, a correct layout is important to ensure proper operation of the regulator.D6l嘉泰姆
With power devices switching at higher frequency, the resulting current transient will cause voltage spike acrossD6l嘉泰姆
the interconnecting impedance and parasitic circuit elements. As an example, consider the turn-off transitionD6l嘉泰姆
of the PWM MOSFET. Before turn-off condition, the MOSFET is carrying the full load current. During turn-off,D6l嘉泰姆
current stops flowing in the MOSFET and is freewheeling by the low side MOSFET and parasitic diode. Any parasiticD6l嘉泰姆
inductance of the circuit generates a large voltage spike during the switching interval. In general, using short andD6l嘉泰姆
wide printed circuit traces should minimize interconnect- ing impedances and the magnitude of voltage spike.D6l嘉泰姆
Besides, signal and power grounds are to be kept sepa- rating and finally combined using ground plane construc-D6l嘉泰姆
tion or single point grounding. The best tie-point between the signal ground and the power ground is at the nega-D6l嘉泰姆
tive side of the output capacitor on each channel, where there is less noise. Noisy traces beneath the IC are notD6l嘉泰姆
recommended. Below is a checklist for your layout:· Keep the switching nodes (UGATE, LGATE, BOOT,D6l嘉泰姆
and PHASE) away from sensitive small signal nodes since these nodes are fast moving signals.D6l嘉泰姆
Therefore, keep traces to these nodes as short asD6l嘉泰姆
side MOSFET. On the other hand, the PGND trace should be a separate trace and independently go toD6l嘉泰姆
the source of the low-side MOSFET. Besides, the cur-rent sense resistor should be close to OCSET pin toD6l嘉泰姆
avoid parasitic capacitor effect and noise coupling.D6l嘉泰姆
· Decoupling capacitors, the resistor-divider, and boot capacitor should be close to their pins. (For example,D6l嘉泰姆
place the decoupling ceramic capacitor close to the drain of the high-side MOSFET as close as possible.)D6l嘉泰姆
· The input bulk capacitors should be close to the drain of the high-side MOSFET, and the output bulk capaci-D6l嘉泰姆
tors should be close to the loads. The input capaci-tor’s ground should be close to the grounds of theD6l嘉泰姆
output capacitors and low-side MOSFET.D6l嘉泰姆
· Locate the resistor-divider close to the FB pin to mini-mize the high impedance trace. In addition, FB pinD6l嘉泰姆
traces can’t be close to the switching signal traces (UGATE, LGATE, BOOT, and PHASE).D6l嘉泰姆

Layout Consideration (Cont.)D6l嘉泰姆

possible and there should be no other weak signal traces in parallel with theses traces on any layer.D6l嘉泰姆
· The signals going through theses traces have both high dv/dt and high di/dt with high peak charging andD6l嘉泰姆
discharging current. The traces from the gate drivers to the MOSFETs (UGATE and LGATE) should be shortD6l嘉泰姆
and wide.D6l嘉泰姆
· Place the source of the high-side MOSFET and the drain of the low-side MOSFET as close as possible.D6l嘉泰姆
Minimizing the impedance with wide layout plane be-tween the two pads reduces the voltage bounce ofD6l嘉泰姆
the drain of the MOSFETs (VIN and PHASE nodes) can get better heat sinking.D6l嘉泰姆

· The PGND is the current sensing circuit reference ground and also the power ground of the LGATE low-D6l嘉泰姆

  • CXSD62102ACXSD62102AD6l嘉泰姆

八,相关产品             更多同类产品...... D6l嘉泰姆


Switching Regulator >   Buck ControllerD6l嘉泰姆

Part_No D6l嘉泰姆

Package D6l嘉泰姆

ArchiD6l嘉泰姆

tectuD6l嘉泰姆

PhaseD6l嘉泰姆

No.ofD6l嘉泰姆

PWMD6l嘉泰姆

OutputD6l嘉泰姆

Output D6l嘉泰姆

CurrentD6l嘉泰姆

(A) D6l嘉泰姆

InputD6l嘉泰姆

Voltage (V) D6l嘉泰姆

ReferenceD6l嘉泰姆

VoltageD6l嘉泰姆

(V) D6l嘉泰姆

Bias D6l嘉泰姆

VoltageD6l嘉泰姆

(V) D6l嘉泰姆

QuiescentD6l嘉泰姆

CurrentD6l嘉泰姆

(uA) D6l嘉泰姆

minD6l嘉泰姆

maxD6l嘉泰姆

CXSD6273D6l嘉泰姆

SOP-14D6l嘉泰姆

QSOP-16D6l嘉泰姆

QFN4x4-16D6l嘉泰姆

VM    D6l嘉泰姆

1   D6l嘉泰姆

1     D6l嘉泰姆

30D6l嘉泰姆

2.9    D6l嘉泰姆

13.2D6l嘉泰姆

0.9D6l嘉泰姆

12     D6l嘉泰姆

8000D6l嘉泰姆

CXSD6274D6l嘉泰姆

SOP-8D6l嘉泰姆

VM   D6l嘉泰姆

1D6l嘉泰姆

1D6l嘉泰姆

20D6l嘉泰姆

2.9  D6l嘉泰姆

13.2 D6l嘉泰姆

0.8D6l嘉泰姆

12D6l嘉泰姆

5000D6l嘉泰姆

CXSD6274CD6l嘉泰姆

SOP-8D6l嘉泰姆

VMD6l嘉泰姆

1D6l嘉泰姆

1D6l嘉泰姆

20D6l嘉泰姆

2.9D6l嘉泰姆

13.2D6l嘉泰姆

0.8D6l嘉泰姆

12D6l嘉泰姆

5000D6l嘉泰姆

CXSD6275D6l嘉泰姆

QFN4x4-24D6l嘉泰姆

VMD6l嘉泰姆

2D6l嘉泰姆

1D6l嘉泰姆

60D6l嘉泰姆

3.1D6l嘉泰姆

13.2D6l嘉泰姆

0.6D6l嘉泰姆

12D6l嘉泰姆

5000D6l嘉泰姆

CXSD6276D6l嘉泰姆

SOP-8D6l嘉泰姆

VMD6l嘉泰姆

1D6l嘉泰姆

1D6l嘉泰姆

20D6l嘉泰姆

2.2D6l嘉泰姆

13.2D6l嘉泰姆

0.8D6l嘉泰姆

5~12D6l嘉泰姆

2100D6l嘉泰姆

CXSD6276AD6l嘉泰姆

SOP-8D6l嘉泰姆

VMD6l嘉泰姆

1D6l嘉泰姆

1D6l嘉泰姆

20D6l嘉泰姆

2.2D6l嘉泰姆

13.2D6l嘉泰姆

0.8D6l嘉泰姆

5~12D6l嘉泰姆

2100D6l嘉泰姆

CXSD6277/A/BD6l嘉泰姆

SOP8|TSSOP8D6l嘉泰姆

VMD6l嘉泰姆

1D6l嘉泰姆

1D6l嘉泰姆

5D6l嘉泰姆

5D6l嘉泰姆

13.2D6l嘉泰姆

1.25|0.8D6l嘉泰姆

5~12D6l嘉泰姆

3000D6l嘉泰姆

CXSD6278D6l嘉泰姆

SOP-8D6l嘉泰姆

VMD6l嘉泰姆

1D6l嘉泰姆

1D6l嘉泰姆

10D6l嘉泰姆

3.3D6l嘉泰姆

5.5D6l嘉泰姆

0.8D6l嘉泰姆

5D6l嘉泰姆

2100D6l嘉泰姆

CXSD6279BD6l嘉泰姆

SOP-14D6l嘉泰姆

VM   D6l嘉泰姆

1D6l嘉泰姆

1D6l嘉泰姆

10D6l嘉泰姆

5D6l嘉泰姆

13.2D6l嘉泰姆

0.8D6l嘉泰姆

12D6l嘉泰姆

2000D6l嘉泰姆

CXSD6280D6l嘉泰姆

TSSOP-24D6l嘉泰姆

|QFN5x5-32D6l嘉泰姆

VMD6l嘉泰姆

1D6l嘉泰姆

2D6l嘉泰姆

20D6l嘉泰姆

5D6l嘉泰姆

13.2D6l嘉泰姆

0.6D6l嘉泰姆

5~12D6l嘉泰姆

4000D6l嘉泰姆

CXSD6281ND6l嘉泰姆

SOP14D6l嘉泰姆

QSOP16D6l嘉泰姆

QFN-16D6l嘉泰姆

VMD6l嘉泰姆

1D6l嘉泰姆

1D6l嘉泰姆

30D6l嘉泰姆

2.9D6l嘉泰姆

13.2D6l嘉泰姆

0.9D6l嘉泰姆

12D6l嘉泰姆

4000D6l嘉泰姆

CXSD6282D6l嘉泰姆

SOP-14D6l嘉泰姆

VMD6l嘉泰姆

1D6l嘉泰姆

1D6l嘉泰姆

30D6l嘉泰姆

2.2D6l嘉泰姆

13.2D6l嘉泰姆

0.6D6l嘉泰姆

12D6l嘉泰姆

5000D6l嘉泰姆

CXSD6282AD6l嘉泰姆

SOP-14D6l嘉泰姆

VMD6l嘉泰姆

1D6l嘉泰姆

1D6l嘉泰姆

30D6l嘉泰姆

2.2D6l嘉泰姆

13.2D6l嘉泰姆

0.6D6l嘉泰姆

12D6l嘉泰姆

5000D6l嘉泰姆

CXSD6283D6l嘉泰姆

SOP-14D6l嘉泰姆

VMD6l嘉泰姆

1D6l嘉泰姆

1D6l嘉泰姆

25D6l嘉泰姆

2.2D6l嘉泰姆

13.2D6l嘉泰姆

0.8D6l嘉泰姆

12D6l嘉泰姆

5000D6l嘉泰姆

CXSD6284/AD6l嘉泰姆

LQFP7x7 48D6l嘉泰姆

TQFN7x7-48D6l嘉泰姆

VMD6l嘉泰姆

1D6l嘉泰姆

6D6l嘉泰姆

0.015D6l嘉泰姆

1.4D6l嘉泰姆

6.5D6l嘉泰姆

-D6l嘉泰姆

5D6l嘉泰姆

1800D6l嘉泰姆

CXSD6285D6l嘉泰姆

TSSOP-24PD6l嘉泰姆

VMD6l嘉泰姆

1D6l嘉泰姆

2D6l嘉泰姆

20D6l嘉泰姆

2.97D6l嘉泰姆

5.5D6l嘉泰姆

0.8D6l嘉泰姆

5~12D6l嘉泰姆

5000D6l嘉泰姆

 D6l嘉泰姆

发表评论

共有条评论
用户名: 密码:
验证码: 匿名发表